## Verilog Netlist Enhancer

Alaa Mahmoud

Hadeel Mabrouk

#### **Outline**

- Project Description
- Approach
- Dependencies
- Design and Implementation
- Limitations
- Further Suggestions

#### **Project Description**

#### Implement a Verilog netlist modifier to enhance:

- Maximum Fanout
- Maximum Delay

#### By:

- Sizing up cells with large fan-out
- Cloning high fan-out cells
- Adding buffers to high fan-out cells

## **Approach**

- Enhance Fanout by:
  - Cloning high fan-out cells
  - Adding buffers to high fan-out cells
- Enhance Maximum Delay by:
  - Sizing up cells with large fan-out

#### **Dependencies**

- Liberty Parser: for liberty file data extraction
- Regular Expression Operations (regex): for verilog files parsing
- NetworkX: for delay calculation and visual representation
- Matplotlib: for graph drawing

## **Design and Implementation**

- Liberty Data Extraction Class
- Verilog Netlist Class

#### **Liberty Data Extraction Class**

- get\_middle\_capacitance()
   to return the value of the middle capacitance
- get\_pin\_capacitance(cell\_name, pin\_name) to return the capacitance of a certain input pin for a certain cell
- get\_pin\_delay( cell\_name, pin\_name, out\_cap) to return the delay of a certain arc for a certain cell given the load capacitance

### **Verilog Netlist Class [Data Structures]**

Netlist
 Composed of the circuit instance as key, and its inputs, output, and load capacitance as values

• Wires Dictionary

Composed of the wire name as key, and its source and destinations as values

Netlist Directed Graph
 Composed of cells as nodes, and wires as edges

#### **Verilog Netlist Class [Functions]**

- report\_max\_delay(): uses the longest path function of the DiGraph
- report\_no\_of\_cells\_of\_each\_type()
- max\_fanout(): returns the maximum existing fanout of the circuit
- buffer\_all(desired\_fanout)

#### **Verilog Netlist Class [Functions]**

- clone\_all(desired\_fanout)
- **sizing\_up(desired\_delay):** applies greedy sizing algorithm to decrease the delay of the critical path
- nx.draw(get\_graph()): visualizes the circuit as a directed graph
- to\_v\_netlist(): prints the updated verilog netlist

#### Limitations

- No support for circuits having cells with multiple outputs
- No support for delay calculation the rising and falling transitions of the inputs; it always chooses the larger transition delay
- It assumes fixed input transition time, and fixed output capacitance
- The list of the supported cells is fixed

#### **Further Suggestions**

- Using optimization algorithms to enhance the delay and fanout
- Enhancing the visualization of the circuit:
  - Making the nodes size and shape representative of its size and type
  - Highlighting violations in red
  - Making the thickness of the edge representative of its weight

# Thank you!